Arlet 6502 Core

Discussion of developmental aspects of the MiSTer Project.
nico24
Core Developer
Posts: 93
Joined: Mon May 25, 2020 12:18 am
Has thanked: 43 times
Been thanked: 84 times

Arlet 6502 Core

Unread post by nico24 »

Is it possible to use the low PHI clock cycle for RAM access with the Arlet 6502 core - as in a real 6502 chip? Most cores (maybe all) I have seen just split the VRAM circuitry from the operation of the 6502 core, but I'd be interested to know if you can indeed mimic actual hardware ram/rom timing or it's not actually possible.

Thanks,
Nick
nico24
Core Developer
Posts: 93
Joined: Mon May 25, 2020 12:18 am
Has thanked: 43 times
Been thanked: 84 times

Re: Arlet 6502 Core

Unread post by nico24 »

The answer by the way, is no, it's not.
nico24
Core Developer
Posts: 93
Joined: Mon May 25, 2020 12:18 am
Has thanked: 43 times
Been thanked: 84 times

Re: Arlet 6502 Core

Unread post by nico24 »

I'm going to do an upcoming video about how to get over this with the 6502 core.
User avatar
macro
Core Developer
Posts: 141
Joined: Sun May 24, 2020 4:12 pm
Been thanked: 171 times

Re: Arlet 6502 Core

Unread post by macro »

FPGA (Quartus?) seems to dislike using signals from components as clocks and complains about them. (unlike real hardware)

instead I find you have to pick a higher clock to clock everything related on, and use enable signals to only select the relevant clock pulses.
Did I do something useful?

buy me a coffee
Post Reply