@nico24,
Thanks for the new episode!
@nico24,
I am following your new series with deep interest! I can clearly see all the efforts that you put in your videos as I do appreciate that it takes a lot of time to achieve that level of detaIls and quality that you always delivery in each of your episodes.
I took note of what you said about using the same master clock for all the ALWAYS blocks and then using clock enable signals to trigger the counting to avoid some clock skew.
Thanks a ton for sharing your knowledge!
Thanks! Yes in the Enigma 2 core, that is in 'stasis' at the moment (works but can't get sound), I got very bad results doing this daisy-chain and I can go through that at some point, showing how the two versions work. The main annoyance is that if you get borderline timing with FPGAs then the output changes based on how you monitor the wires in SignalTap, and that can be very frustrating!