Question re. feasibility of creating replacement CPU, PPU out of MiSTer NES core
Posted: Tue Sep 21, 2021 10:48 pm
Hi folks,
With the availability of new NES boards (such as nesessity) one could build a pretty much all new NES with the exception of CPU and PPU. I was wondering if it was possible (and if anyone tried) separating the NES core's CPU and PPU logic into standalone FPGA-based CPU and PPU replacement chips for projects like this.
My naive idea is that, perhaps, this could be done in two smaller and cheaper FPGAs (like Lattice). I was hoping someone better informed could comment on this and perhaps even evaluate the complexity of the project.
Cheers!
PS. I understand that this is not directly related to MiSTer, however if such project was possible, it would only make sense to base it off MiSTer core.
With the availability of new NES boards (such as nesessity) one could build a pretty much all new NES with the exception of CPU and PPU. I was wondering if it was possible (and if anyone tried) separating the NES core's CPU and PPU logic into standalone FPGA-based CPU and PPU replacement chips for projects like this.
My naive idea is that, perhaps, this could be done in two smaller and cheaper FPGAs (like Lattice). I was hoping someone better informed could comment on this and perhaps even evaluate the complexity of the project.
Cheers!
PS. I understand that this is not directly related to MiSTer, however if such project was possible, it would only make sense to base it off MiSTer core.